A compressed sensing X-ray camera with a multilayer architecture
Abstract
Recent advances in compressed sensing theory and algorithms offer new possibilities for high-speed X-ray camera design. In many CMOS cameras, each pixel has an independent on-board circuit that includes an amplifier, noise rejection, signal shaper, an analog-to-digital converter (ADC), and optional in-pixel storage. When X-ray images are sparse, i.e., when one of the following cases is true: (a.) The number of pixels with true X-ray hits is much smaller than the total number of pixels; (b.) The X-ray information is redundant; or (c.) Some prior knowledge about the X-ray images exists, sparse sampling may be allowed. Here we first illustrate the feasibility of random on-board pixel sampling (ROPS) using an existing set of X-ray images, followed by a discussion about signal to noise as a function of pixel size. Next, we describe a possible circuit architecture to achieve random pixel access and in-pixel storage. The combination of a multilayer architecture, sparse on-chip sampling, and computational image techniques, is expected to facilitate the development and applications of high-speed X-ray camera technology.
- Publication:
-
Journal of Instrumentation
- Pub Date:
- January 2018
- DOI:
- 10.1088/1748-0221/13/01/C01035
- arXiv:
- arXiv:1709.08659
- Bibcode:
- 2018JInst..13C1035W
- Keywords:
-
- Physics - Instrumentation and Detectors
- E-Print:
- 9 pages, 6 figures, Presented in 19th iWoRID