Test structures for propagation delay measurements on high-speed integrated circuits
Abstract
The accuracy of high-speed wafer-level measurements on digital IC's is limited by the probe interface. This limitation strongly encourages the use of built-in on-chip test hardware to reduce the number of critical off-chip high-speed interfaces. A novel synchronous propagation delay test structure is described which will provide accurate parametric data under typical automatic test conditions. Built-in test features added to complex combinational circuits are shown which are useful for delay measurement and which reduce the total number of high-speed I/O connections while still providing acceptable fault coverage in many cases.
- Publication:
-
IEEE Transactions on Electron Devices
- Pub Date:
- August 1984
- DOI:
- 10.1109/T-ED.1984.21663
- Bibcode:
- 1984ITED...31.1072L
- Keywords:
-
- Electronic Equipment Tests;
- High Speed;
- Integrated Circuits;
- Logic Circuits;
- Time Lag;
- Chips (Electronics);
- Counters;
- Flip-Flops;
- Gates (Circuits);
- Wafers;
- Electronics and Electrical Engineering