A microprocessor based high speed packet switch for satellite communications, executive summary
Abstract
The feasibility of using microprocessors to control satellite-borne packet switching was investigated by designing a packet switch architecture suitable for microprocessor control, using 2900 series components to design the processor(s), and evaluating the packet switch in terms of system throughput, delay, and queue sizes without the packet switch. System architecture for one, three, and multiple processors was designed and evaluated. The production cost of the single processor packet switch is estimated at $500,000, excluding cost of development. The three processor version which can support a maximum throughput of 500,000 packets/sec is estimated to have a production cost of under $100,000. For the multiple processor system, cost is believed to be proportional to throughput, with $1,000,000 for 500,000 packets/sec being the proportionality factor.
- Publication:
-
NASA STI/Recon Technical Report N
- Pub Date:
- May 1980
- Bibcode:
- 1980STIN...8027558A
- Keywords:
-
- Architecture (Computers);
- Computer Systems Design;
- Microprocessors;
- Packet Switching;
- Spacecraft Communication;
- Communication Networks;
- Cost Estimates;
- Data Transmission;
- Input/Output Routines;
- Queueing Theory;
- Communications and Radar