Low-temperature CMOS 8 x 8 bit multipliers with sub-10-ns speeds
Abstract
Low-temperature (77, 4.2 K) operation is proposed for bulk CMOS devices for use in super-fast VLSI applications. Symmetrical variations of both types of MOSFET parameters with respect to temperature and latchup immunity make CMOS a very promising device technology at low temperatures. To demonstrate the performance advantage of circuit operation at low temperatures, multipliers with two different circuit configurations are designed and fabricated with a gate length of 1.3 microns. Multiplication speeds of 8.0 and 6.6 ns are obtained with CMOS circuit configurations at 4.2 K and with pulsed-p-load/CMOS circuit configurations at 77 K, respectively.
- Publication:
-
IEEE Transactions on Electron Devices
- Pub Date:
- January 1987
- DOI:
- 10.1109/T-ED.1987.22890
- Bibcode:
- 1987ITED...34...94H
- Keywords:
-
- Cmos;
- Cryogenic Cooling;
- Multipliers;
- Very Large Scale Integration;
- Carrier Mobility;
- Field Effect Transistors;
- Liquid Helium;
- Liquid Nitrogen;
- Logic Circuits;
- Multiplication;
- N-Type Semiconductors;
- P-Type Semiconductors;
- Temperature Dependence;
- Electronics and Electrical Engineering