Fault and error models for VLSI
Abstract
This paper describes a variety of fault and error models which are used as the basis for designing fault-tolerant Very Large Scale Integrated (VLSI) systems. The fault models describe physical defects and failures and the input patterns which will expose them, and are suitable for testing, while error models describe the effects on the functional outputs of defects and are useful for on-line error detection. The models are described at various levels of abstraction. The differences between fault and error models for identical functional modules are also illustrated.
- Publication:
-
IEEE Proceedings
- Pub Date:
- May 1986
- Bibcode:
- 1986IEEEP..74..639A
- Keywords:
-
- Chips (Electronics);
- Circuit Reliability;
- Error Detection Codes;
- Fault Tolerance;
- Network Analysis;
- Very Large Scale Integration;
- Cmos;
- Electronic Equipment Tests;
- Gates (Circuits);
- Logical Elements;
- Metal Oxide Semiconductors;
- Read-Only Memory Devices;
- Transistors;
- Ttl Integrated Circuits;
- Electronics and Electrical Engineering