Digital filters for digital phase-locked loops
Abstract
An s/z hybrid model for a general phase locked loop is proposed. The impact of the loop filter on the stability, gain margin, noise equivalent bandwidth, steady state error and time response is investigated. A specific digital filter is selected which maximizes the overall gain margin of the loop. This filter can have any desired number of integrators. Three integrators are sufficient in order to track a phase jerk with zero steady state error at loop update instants. This filter has one zero near z = 1.0 for each integrator. The total number of poles of the filter is equal to the number of integrators plus two.
- Publication:
-
In its The Telecommun. Data Acquisition Rept. p 81-93 (SEE N85-27094 16-32
- Pub Date:
- May 1985
- Bibcode:
- 1985tdar.nasa...81S
- Keywords:
-
- Digital Filters;
- Digital Integrators;
- Phase Locked Systems;
- Bandwidth;
- Errors;
- Mathematical Models;
- Stability;
- Electronics and Electrical Engineering