Bulk CMOS VLSI technology studies. Part 4: Design of a CMOS microsequencer
Abstract
This thesis discusses the design of a CMOS microsequencer used in a microprogrammed control organization. A preconceived data path performs most of the data manipulation functions for an LSI computer system. The operations are performed as directed by sequences of control microinstructions, which are fetched from a microcode memory using addresses generated by the microsequencer chip. A Programmable Logic Array (PLA) is selected in lieu of random logic to control the circuits within the microsequencer. Extensive use has been made of clocked CMOS over classic CMOS to achieve higher layout density and better performance. The chip has been designed using scalable design rules which means it can be fabricated in 1.2 micron or 3 micron technology. The design used double-layer metal, eliminating the need for extensive poly-interconnect lines.
- Publication:
-
Final Report
- Pub Date:
- June 1985
- Bibcode:
- 1985msu..reptQ....T
- Keywords:
-
- Cmos;
- Data Reduction;
- Logic Circuits;
- Very Large Scale Integration;
- Arrays;
- Chips (Electronics);
- Computer Programming;
- Control Equipment;
- Data Transmission;
- Electronics and Electrical Engineering