Design considerations for FET-gated power transistors
Abstract
An FET-bipolar combinational power transistor configuration (tested up to 300 V, 20 A at 100 kHz) is described. The critical parameters for integrating the chips in hybrid form are examined, and an effort to optimize the overall characteristics of the configuration is discussed. Chip considerations are examined with respect to the voltage and current rating of individual chips, the FET surge capability, the choice of triple diffused transistor or epitaxial transistor for the bipolar element, the current tailing effect, and the implementation of the bipolar transistor and an FET as single chip or separate chips. Package considerations are discussed with respect to package material and geometry, surge current capability of bipolar base terminal bonding, and power losses distribution.
- Publication:
-
PESC 1983; 14th Annual Power Electronics Specialists Conference
- Pub Date:
- 1983
- Bibcode:
- 1983ppes.conf..144C
- Keywords:
-
- Chips (Electronics);
- Field Effect Transistors;
- Hybrid Circuits;
- Network Synthesis;
- Power Converters;
- Transistor Circuits;
- Bipolar Transistors;
- Energy Dissipation;
- Feasibility Analysis;
- Off-On Control;
- Power Efficiency;
- Voltage Converters (Dc To Dc);
- Electronics and Electrical Engineering