Clock recovery for a 5 Gbit/s fibre-optic system
Abstract
A clock recovery circuit has been constructed using dual-gate MESFETs. From a 5 Gbit/s data stream consisting of 50 time division multiplexed 100 MHz channels, the 100 MHz master clock is recovered both in frequency and in phase. Phase jitter is less than 20 ps in the presence of data and channel noise. A significant advantage of this approach over previous ones is the simplicity in the clock recovery circuitry and in demultiplexing individual channels. This permits easy speed upgrading to beyond 10 Gbit/s.
- Publication:
-
Electronics Letters
- Pub Date:
- June 1982
- DOI:
- Bibcode:
- 1982ElL....18..547B
- Keywords:
-
- Channel Capacity;
- Clocks;
- Data Transmission;
- Fiber Optics;
- Field Effect Transistors;
- Phase Locked Systems;
- Bit Synchronization;
- Phase Detectors;
- Schottky Diodes;
- Superhigh Frequencies;
- Timing Devices;
- Electronics and Electrical Engineering