CCD correlated quadruple sampling processor
Abstract
A correlated quadruple sampling processor for improved signal-to-noise ratio in the output of a charge-coupled device (CCD) is comprised of: switching means for momentarily clamping a CCD signal line at a first reference level A before a CCD data pulse and then obtaining a first data sample B with respect to the reference A during a CCD data pulse, and storing the positive sample B-A; switching means for momentarily clamping the CCD signal line a second time at the level C during the presence of the CCD data pulse and then obtaining a second data sample D with respect to the reference level C after the CCD data pulse, and storing the negative sample D-C; and means for obtaining the difference between the stored samples +(B-A) and -(D-C), thus increasing the net signal amplitude by a factor of about 2 while the noise would be increased by only a factor of square root of 2 since there will be no correlation in the noise between the double samples +(B-A) and -(D-C) effectively added.
- Publication:
-
National Aeronautics and Space Administration Report
- Pub Date:
- April 1981
- Bibcode:
- 1981nasa.reptT....G
- Keywords:
-
- Charge Coupled Devices;
- Data Sampling;
- Field Effect Transistors;
- Signal Processing;
- Capacitors;
- Data Storage;
- Patents;
- Pulse Amplitude;
- Signal To Noise Ratios;
- Electronics and Electrical Engineering