CCD integrated circuit for transient recorders
Abstract
A 50 MHz CCD integrated circuit is described that was developed for use in transient analog signal recorders to sample and time expand transient signals. The integrated circuit achieves an effective 200 MHz sample rate by using four 32 stage peristaltic CCDs to sample the transient signal four times each clock period. Dual frequency, 4 phi clocking is used to sample and time expand the sampled data. The output signals of the four CCDs are multiplexed on-chip into a single low frequency output data line. When operated with 50 MHz/165 KHz 4 phi clocks, this circuit has a 200 MHz sample rate, a record length of 640 nanoseconds, a time expansion factor of 303, and overall signal to noise ratio of 40:1. The signal to noise ratio is limited by fixed pattern noise of the four CCDs.
- Publication:
-
NASA STI/Recon Technical Report N
- Pub Date:
- October 1976
- Bibcode:
- 1976STIN...7726398B
- Keywords:
-
- Charge Coupled Devices;
- Data Recorders;
- Integrated Circuits;
- Analog Data;
- Multiplexing;
- Signal To Noise Ratios;
- Electronics and Electrical Engineering